

X.

## INDIAN INSTITUTE OF TECHNOLOGY KHARAGPUR

End-Autumn Semester Examination 2022-23

Date of Examination: Session: (FN/AN) Duration: 3 hrs. Full Marks: 12e
Subject No.: EC 21201 Subject: Basic Electronics

Department/Center/School: E& ECE

Specific charts, graph paper, log book etc., required

Special Instructions (if any):

Answerall questions. Marks for the questions are indicated on the

In Figure 1, what is the minimum allowable value of  $V_{DD}$  if  $M_1$  must not enter the triode region? (assume  $\lambda$ =0, threshold voltage = 0.4V,  $\mu$ Cox=200  $\mu$ A/V<sup>2</sup>)

$$V_{DD} = 1.8V$$

$$V_{DD} = 1.8$$

In the circuit in Figure 2, assume the transistor acts as a linear resistor. Determine (W/L) of the transistor such that the circuit attenuates the signal by only 5%. Assume  $V_G=1.8~V,~R_L=100~\Omega,$  threshold voltage = 0.4V,  $\mu$ Cox=200  $\mu$ A/V<sup>2</sup>. [5]

Sketch Ix as a function of Vx for the two circuits in Figure 3. Assume Vx goes from 0 to  $V_{DD}=1.8$  V. Also show in the plot at what value of Vx the device changes its region of operation (assume  $V_{TH}=0.4V$ )

$$V_{X} = 0.4$$

Figure 3

1

Find out MOSFET current (Inc) and gate source voltage (Vos) for the circuit in Figure 4. Assume  $\lambda=0$ , threshold voltage = 1 V,  $\mu Cox(W/L) = 1 \text{ mA V}^2$ .



For the transistor in the circuit in Figure 5,  $\beta$ =200. Find  $I_E$  (emitter current) and  $V_C$  (voltage at collector) for (a)  $V_B=0V$ , (b)  $V_B=1V$  and (c)  $V_B=2V$ . (Assume that if transistor is on  $V_{BL}=0$ . and if transistor is in saturation  $V_{CE}$ =0.2V)



Consider a common emitter circuit using a npn BJT having Is=10-15A at room temperature (assume thermal voltage 26 m<sup>1</sup>/), a collector resistance R<sub>C</sub>=6.8 kΩ, and a power supply Vcc=10V. Determine the value of the bias voltage VBE required to operate the transistor at [5] VCE=3.2V.

In the circuit in Figure 6, base collector is at 200 mV reverse bias, Vcc=2.5V and R<sub>E</sub>=1 kΩ. Find [5] emitter current  $I_E$  (assume  $V_{BE} = 0.7V$ ).



Figure 6

- 3. For the circuit in Figure 7, beta (β) = 100, Vbe =0.7 V, kT/q = 25 mV. Assume BJT output resistance Find out the court.
  - Find out the operating point of the BJT.

    Draw the  $g_m \pi$  model of the BJT and find out the voltage gain.

[10] [10]



Figure 7

In the circuit in Figure 8, the transistor possesses a beta ( $\beta$ ) = 65, Early Voltage  $V_A$ = 75 V with  $V_T$  =26mV. Find the transistor parameters  $r_a$ ,  $r_o \& g_m$ . [10]



In the circuit in Figure 9, given that beta  $(\beta) = 120$ ,  $r_o = \infty$ ,  $V_{BE} = 0.7V$  and  $V_T = 26 \text{mV}$ . Draw the  $g_m - \pi$  model of the BJT and find out the voltage gain. [10]



Figure 9

The parameters in the circuit in Figure 10 are  $V_y = 0.7 \text{ V}$ ,  $V_{Z1} = 2.3 \text{ V}$ , and  $V_{Z2} = 5.6 \text{ V}$ . Determine [10]  $v_{12}$  versus  $v_1$  over the range of  $-10 \le v_1 \le +10 \text{ V}$ .



Figure 10

For the circuit in Figure 11,

6.

(a) plot  $v_0$  versus  $v_l$  for  $0 \le v_l \le 15$  V. Assume  $V_{\gamma} = 0.7$  V. Indicate all breakpoints.

(b) Plot i<sub>D</sub> over the same range of input voltage.

[10]



Figure 11

- i. A voltage regulator is to have a nominal output voltage of 10 V. The specified Zener diode has a rating of 1 W, has a 10 V drop at  $I_Z = 25$  mA, and has a Zener resistance of  $r_z = 5$   $\Omega$ . The input power supply has a nominal value of  $V_{PS} = 20$  V and can vary by  $\pm 25$  percent. The output load current is to vary between  $I_L = 0$  and 20 mA.
  - (a) If the minimum Zener current is to be  $I_Z = 5$  mA, determine the required input resistance Ri.
  - (b) Determine the maximum variation in output voltage.
  - (c) Determine the percent regulation.

Sketch  $v_o$  versus time for the circuit in Figure 12 with the input shown. Assume  $V\gamma = 0$ . [10]



Figure 12